### **Features**

- Pixel Size: 13 μm x 13 μm (13 μm pitch)
- High Data Output Rate: 20 MHz typ
- High Responsivity and Resolution over a Wide Spectral Range: from Blue (400 nm) up to Near Infrared (1100 nm)
- Improved Dark Signal and Photo Response Uniformity
- Low Temporal Noise and High Dynamic Range: Over 6000/1
- Ease and Flexibility of Operation:
  - Only two External Basic Drive Clocks
  - Internal or External Sample and Reset Clocks
- 24-lead DIL Package

## **Pin Identification**

| Pin Number      | Symbol           | Designation                                      |
|-----------------|------------------|--------------------------------------------------|
| 1               | V <sub>OSA</sub> | Video Output Signal A (Odd Channel)              |
| 2               | $\Phi_{ECHA}$    | A Channel Sample-and-hold Gate Input             |
| 3               | $S\Phi_{ECHA}$   | A Channel Internal Sample Clock-output           |
| 4               | $\Phi_{RA}$      | A Channel External Reset Clock Input             |
| 8               | $V_{DD}$         | Output Amplifier Drain And Internal Logic Supply |
| 9               | TP3              | Test Point 3                                     |
| 10              | TP2              | Test Point 2                                     |
| 11              | VT               | Register And Photosensitive Zone DC Bias         |
| 12              | TP1              | Test Point 1                                     |
| 13              | V <sub>SS</sub>  | Substrate Bias (Ground)                          |
| 15              | $\Phi_{P}$       | Transfer Clock                                   |
| 16              | $\Phi_T$         | Register Transport Clock                         |
| 17              | $V_{GS}$         | Output Gate DC Bias                              |
| 18              | $\Phi_{RB}$      | B Channel External Reset Clock Input             |
| 19              | V <sub>INH</sub> | Internal Sample Clock Inhibition                 |
| 21              | $S\Phi_{ECHB}$   | B Channel Internal Sample Clock Input            |
| 22              | $\Phi_{ECHB}$    | B Channel Sample-and-hold Gate Input             |
| 23              | V <sub>OSB</sub> | Video Output Signal B (Even Channel)             |
| 24              | V <sub>DR</sub>  | Reset DC Bias                                    |
| 5, 6, 7, 14, 20 | DNC              | Do Not Connected                                 |





# Linear Charged Couple Device (CCD) Image Sensor 1024 Pixels

# **TH7804A**









## **Absolute Maximum Ratings\***

| Storage Temperature55°C to +150°C                  |
|----------------------------------------------------|
| Operating Temperature                              |
| Thermal Cycling15°C/mn                             |
| Maximum Voltage:                                   |
| • Pins: 2, 4, 8,12,15,16,18,19, 22, 240.3V to +18V |
| • Pins: 9,10,11,170.3V to +18V                     |
| • Pin: 13                                          |

\*NOTICE:

Stresses above those listed under absolute maximum ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## **Operating Range**

The operating range defines the temperature limits between which functionality is guaranteed: 0°C to 70°C.

## **Operating Precautions**

Shorting the video output to  $V_{\text{SS}}$  or  $V_{\text{DD}}$ , even temporarily, can permanently damage the output amplifier.

# Operating Conditions (T = 25°)

Table 1. DC Bias Characteristics

|                                             |                 |                       | Value               |                      |      |        |
|---------------------------------------------|-----------------|-----------------------|---------------------|----------------------|------|--------|
| Parameter                                   | Symbol          | Min.                  | Тур.                | Max                  | Unit | Remark |
| Output Amplifier Drain Supply               | V <sub>DD</sub> | 14                    | 15                  | 16                   | V    |        |
| Reset DC Bias                               | V <sub>DR</sub> | V <sub>DD</sub> - 2.4 | V <sub>DD</sub> - 2 | V <sub>DD</sub> - 1  | V    |        |
| Output Gate DC Bias                         | V <sub>GS</sub> | 5.5                   | 6                   | 6.5                  | V    |        |
| Photosensitive Zone And<br>Register DC Bias | V <sub>T</sub>  | 0.95 V <sub>TN</sub>  | V <sub>TN</sub>     | 1.05 V <sub>TN</sub> | V    | (1)    |
| Substrate Bias                              | V <sub>SS</sub> | 0.0                   | 0.0                 |                      | V    |        |
| Test Point 1                                | TP1             |                       | V <sub>DD</sub>     |                      | V    | (2)    |
| Tests Points 2 And 3                        | TP2, TP3        |                       | V <sub>SS</sub>     |                      | V    | (2)    |

- Notes: 1. Nominal value of  $V_T$ :
  - $\mbox{V}_{\mbox{\scriptsize TN}}$  = 6.7V if  $\mbox{\Phi}_{\mbox{\scriptsize T}}$  clock levels are at their typical value.
  - 2. No use for operation. For testing purpose only.

$$V_{TN} = \frac{(V\Phi T)HIGH + (V\Phi T)LOW}{2} \pm 5\%$$

## **Basic Internal** Configuration

 $\mbox{S}\Phi_{\mbox{\scriptsize ECHA}}$  and  $\Phi_{\mbox{\scriptsize RA}}$   $\mbox{S}\Phi_{\mbox{\scriptsize ECHB}}$  and  $\Phi_{\mbox{\scriptsize RA}}$ 

internal to TH7804A

Table 2. Selection of Nominal Mode

| Option            | Implementation                                                                                                                                               | Remarks                 |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Internal Sampling | $ m V_{INH}$ (19) Connected to $ m V_{SS}$ $ m S\Phi_{ECHA}$ (3) and $ m \Phi_{ECHA}$ (2) Strapped $ m S\Phi_{ECHB}$ (21) and $ m \Phi_{ECHB}$ (22) Strapped | <sup>(1)</sup> see note |
| Internal Reset    | $\Phi_{\text{RA}}$ (4) and $\Phi_{\text{RB}}$ (18) Connected to $\text{V}_{\text{DD}}$                                                                       |                         |

1. Make the straps as short as possible to avoid any parasitic coupling to these connections. The load capacitance introduced Note: by the strap should not exceed 5 pF.



Figure 1. Basic Test Configuration



Figure 2. Timing Diagram in Basic Mode



 $T\Phi_P$  : Minimum value : 100 ns Recommended 0.5 to 1  $\mu s$  t  $_1$  and t  $_3>0$  t  $_2>$  or <0

 $\Phi_{p}$  = pulse may end before or after

 $\stackrel{\cdot}{\Phi_T}$  returns to the low level.

Detail A

Detail B  $\Phi_{\overline{1}}$  : duty cycle : 50  $\pm$  10 % rise and fall time > 15 ns

 $\begin{array}{l} t_{W1} \,=\, t_{W2} \,=\, 30 \text{ ns typ.} \\ t_{D1} \,=\, t_{D2} \,=\, 50 \text{ ns typ.} \end{array}$ 

Table 3. Drive Clock Characteristics (see Figure 2)

|                                         |                     |       | Value |      |      |      |        |
|-----------------------------------------|---------------------|-------|-------|------|------|------|--------|
| Parameter                               | Symbol              | Logic | Min.  | Тур. | Max. | Unit | Remark |
| Transfer Clock                          | <b>.</b>            | High  | 11    | 13   | 14   | V    | (1)    |
| Register Transport Clock                | $\Phi_{P} \Phi_{T}$ | Low   | 0.0   | 0.4  | 0.6  | V    | ( )    |
| Register Transport Clock<br>Capacitance | СФТ                 |       |       | 400  | 700  | pF   |        |
| Transfer Clock Capacitance              | СФР                 |       |       | 130  | 200  | pF   |        |

Note: 1. Transients under 0.0V in the clock pulses will lead to charge injection, causing a localized increase in the dark signal. If such spurious negative transients are present, they can be suppressed by inserting a serial resistor of appropriate value (typically 20 to  $100\Omega$ ) in the corresponding driver output.

Table 4. Static and Dynamic Electrical Characteristics

|                                                             |                    | Value  |        |      |       |                                             |
|-------------------------------------------------------------|--------------------|--------|--------|------|-------|---------------------------------------------|
| Parameter                                                   | Symbol             | Min.   | Тур.   | Max. | Logic | Remark                                      |
| DC Output Level                                             | V <sub>REF</sub>   | 8      | 10     | 12   | V     |                                             |
| Output Impedance                                            | Z <sub>S</sub>     |        | 500    |      | Ω     |                                             |
| Register Single-stage Transfer Efficiency                   | CTE                | 99.992 | 99.998 |      | %     | $V_{OS} = 1V^{(1)}$                         |
| Max. Data Output Frequency                                  | F <sub>S max</sub> | 12     | 20     |      | MHz   | (2)                                         |
| Input Current On Pins: 2, 9, 10, 11, 12, 15, 16, 17, 18, 22 | l <sub>e</sub>     |        |        | 2    | μΑ    | V <sub>IN</sub> = 15V<br>All other pins: 0V |
| Peak Current Sink on $\Phi_{T}$ Clock                       | $(I\Phi_{T})_{P}$  |        | 250    |      | mA    | t <sub>RISE</sub> = 15 ns                   |
| Peak Current Sink on $\Phi_P$ Clock                         | $(I\Phi_P)_P$      |        | 80     |      | mA    | t <sub>RISE</sub> = 15 ns                   |
| Output Amplifier + Internal Logic<br>Supply Current         | I <sub>DD</sub>    |        | 17     |      | mA    | $V_{INH} = 0V$ $V_{DD} = 15V$               |
| Static Power Dissipation                                    | $P_{D}$            |        | 255    | 300  | mW    | $V_{INH} = 0V$<br>$V_{DD} = 15V$            |

Notes: 1.  $V_{OS}$  = average video output voltage.

2. Fs = 2 F  $\Phi_T$ . The minimum clock frequency is limited by the increase in dark signal.

# Electro-optical Performance

General measurement conditions:  $T_C = 25$ °C;  $T_i = 1$  ms;  $F\Phi T = 2.5$  MHz ( $F_{DATA} = 5$  MHz)

Light source: tungsten filament lamp (2854 K) + B6 38 filter (2 mm thick), F/3.5 aperture.

The filter limits the spectrum to 700 nm; in these conditions  $1\mu J/cm^2$  corresponds to 3.5 lux.s.

Operating conditions (see Figure 1).

First and last pixels, as well as reference elements, are excluded from the specification.

Measurements taken on each output in succession.





Table 5. Electro-optical Performance

|                                               |                  |      | Value |      |                      |                                  |
|-----------------------------------------------|------------------|------|-------|------|----------------------|----------------------------------|
| Parameter                                     | Symbol           | Min. | Тур.  | Max. | Unit                 | Remark                           |
| Saturation Output Voltage                     | V <sub>SAT</sub> | 1.3  | 1.8   | 2.3  | V                    | (1) (2)                          |
| Saturation Exposure                           | E <sub>SAT</sub> |      | 0.30  |      | μJ/cm <sup>2</sup>   |                                  |
| Responsivity                                  | R                | 4.5  | 6     |      | V/µJ/cm <sup>2</sup> |                                  |
| Responsivity Unbalance                        | ΔR/R             |      | 2     | 8    | %                    | (3)                              |
| Photo Response Non-uniformity<br>Peak-to-peak | PRNU             |      | ±3    | ±10  | % V <sub>os</sub>    | V <sub>OS</sub> = 50 mV<br>to 1V |
| Contrast Transfer Function at FN (38 I p/mm)  | CTF              |      | 70    |      | %                    | V <sub>OS</sub> = 0.9V           |
| Temporal Noise In Darkness                    |                  |      | 180   |      | $\mu V_{rms}$        | (4)                              |
| Dynamic Range (Relative to rms Noise)         | DR               | 4000 | 6000  |      |                      |                                  |
| Average Dark Signal                           | V <sub>DS</sub>  |      | 0.08  | 0.5  | mV                   |                                  |
| Dark Signal Non-uniformity<br>Peak-to-peak    | DSNU             |      | 0.15  | 0.5  | mV                   |                                  |

Notes:

- 1. Value measured with respect to zero reference level (see Figure 2).
- 2. Conversion factor is typically 1.5  $\mu$ V/e-.
- 3.  $\Delta R/R$  is defined as  $\frac{200|RA RB|}{RA + RB}$

where RA is responsivity of video output A, RB is responsivity of video output B.

4. Measured in Correlated Double Sampling (C.D.S.) mode.

Figure 3. Typical Spectral Response





Figure 4. CTF Typical Curves (2854 K Source)

## **Electro-optical Performance Without Infrared Cut-off Filtering**

The TH7804A's special semiconductor process enables it to exploit the silicon's high near infrared sensitivity while maintaining good imaging performance in terms of response uniformity and resolution. Typical changes in performance with and without IR filtering are summarized below.

|                                                        | With IR Cut-off Filter | No IR Cut-off Filter |
|--------------------------------------------------------|------------------------|----------------------|
| Average Video Signal Due to a Given Scene Illumination | V <sub>OS</sub>        | V <sub>os</sub> x 4  |
| PRNU (Single Defects Excluded)                         | ±5%                    | ±5%                  |
| CTF at Nyquist Frequency                               | 70%                    | 50%                  |

## Complementary Operating Modes

TH7804A may be used in several configurations in regards to video output sampling and charge sensing reset.

#### 1. Sampling Options:

Inhibition of internal sampling pulses allows for two possibilities:

- a. no sampling: video output delivered in unsampled form,
- b. sampling by external clocks: external sampling pulses directly applied to  $\Phi_{\rm ECHA}, \Phi_{\rm ECHB}$  inputs.

If internal sampling clocks  $S\Phi_{ECHA}$  and  $S\Phi_{ECHB}$  are not used, it is recommended of unpower the corresponding clock drivers, as this will greatly reduce on-chip power consumption.

#### 2. External Reset Option:

The position and period of the charge reset clocks may be optimized by using external clocks on  $\Phi_{RA}$  and  $\Phi_{RB}$  inputs. This is specially interesting to optimize the video outputs for Correlated Double Sampling (in order to reduce noise and improve S/N ratio).

Control signals to be applied in the different configurations are shown in Table 6.





Table 6. Selection of Operating Modes

| Option                           | Implementation                                                                                                                                                                                   | Remarks                                |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| No Sampling                      | $\Phi_{\rm ECHA}$ (2) and $\Phi_{\rm ECHB}$ (22) connected to $\rm V_{DD}$ S $\Phi_{\rm ECHA}$ (3) and S $\Phi_{\rm ECHB}$ (21) unconnected $\rm V_{\rm INH}$ (19) connected to $\rm V_{\rm DD}$ | (1)                                    |
| Sampling by External Clocks      | Sampling clocks connected to $\Phi_{\rm ECHA}$ $\Phi_{\rm ECHB}$ ${\rm S}\Phi_{\rm ECHA}$ and ${\rm S}\Phi_{\rm ECHB}$ unconnected ${\rm V}_{\rm INH}$ (19) connected to ${\rm V}_{\rm DD}$      | see Figure 5 for sampling clock timing |
| Reset Control by External Clocks | Ext. $\Phi_{RA}$ on $\Phi_{RA}$ (4) input Ext. $\Phi_{RB}$ on $\Phi_{RB}$ (18)                                                                                                                   | see Figure 4 for reset clock timing    |

Note: 1. Drain supply current I<sub>DD</sub> decreases from 10 mA to 8 mA typically when internal sampling clock is disabled.

**Table 7.** External  $\Phi_{\rm RA},\,\Phi_{\rm RB},\,\Phi_{\rm ECHA},\,\Phi_{\rm ECHB}$  Clock Characteristics

|                                         |                                                       |       | Values |      |      |      |
|-----------------------------------------|-------------------------------------------------------|-------|--------|------|------|------|
| Parameter                               | Symbol                                                | Logic | Min.   | Тур. | Max. | Unit |
| External Reset Clock                    | $\Phi_{RA},\Phi_{RB}$                                 | High  | 12     | 12.5 | 13   | ٧    |
| Sampling Clocks                         | $\Phi_{ECHA}, \Phi_{ECHB}$                            | Low   | 0.0    | 0.4  | 0.6  | V    |
| Reset and Sampling Clock<br>Capacitance | $C\Phi_{RA}, C\Phi_{RB}$ $C\Phi_{ECHA}, C\Phi_{ECHB}$ |       |        | 10   | 15   | pF   |

Insertion of a serial resistor (typically  $100\Omega$ ) at the driver output avoids spurious negative transients.



Figure 5. Timing Diagram — Clocks and Video Output Timing Diagram With and Without On-chip Sampling.

External reset clocks improve electro-optical performance, as listed below. Other operating conditions and other electro-optical parameters remain unchanged.

Table 8. Performance Improvements with External  $\Phi_{RA}$  and  $\Phi_{RB}$  Configuration

|                           |                  | Value |          |
|---------------------------|------------------|-------|----------|
| Parameter                 | Symbol           | Тур.  | Unit     |
| Saturation Output Voltage | V <sub>SAT</sub> | 2.0   | V        |
| Responsivity              | R                | 8     | V/μJ/cm² |
| Dynamic Range             | DR               | 8000  |          |

Electro-optical performances obtained with complementary modes are not guaranteed for the standard products.



# **Outline Drawing**









- 1 Window.
- 2 Photosensitive area.
- Optical distance between external face of window and photosensitive area (notes 1 and 2).
- 4 Pixel nº 1 (first useful pixed in the video line defined by its X, Y, Z coordinates).
- 5 Index (notch or dot). Notch is under the package, dot is on the window.

- Notes: 1. If an optical reference is needed, it is recommended to use the window face plane.
  - 2. Variation of Z (azimuth) on the photosensitive area of a device is  $\leq \pm 0.1$  mm.
  - 3. Value and tolerance of Y are applicable to each individual pixel of the photosensitive line.

**Ordering Code** 

TH7804ACC



### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

e-mail literature@atmel.com

Web Site http://www.atmel.com

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® is the trademarks of Atmel.

Other terms and product names may be the trademarks of others.

